40G I.3 BCH Codec IP Core

Request a Quote

Download pdf


The IP Core implements the error-correcting coding I.3 Concatenated BCH super FEC codes for the ITU-T G.795.1 recommendation, supporting both continuous and burst modes. It is optimized for use with linear OTN OTU3 flow speed 43.01 Gbps fiber optic communications systems.

40G I.3 BCH Codec IP Core

Version : 1.0
Build date : 2016.12
Ordering code : ip-i3-40g-bch-codec
Supported technologies : FPGA (Xilinx, Intel/Altera, Lattice, Microsemi/Actel), ASIC (Digital ASIC)
The IP Core resource utilization and performance : Specification (PDF)